GD32F20x User Manual
299
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value
1
SWTR1
DAC1 software trigger, cleared by hardware
0: Software trigger disabled
1: Software trigger enabled
0
SWTR0
DAC0 software trigger, cleared by hardware
0: Software trigger disabled
1: Software trigger enabled
15.4.3.
DAC0 12-bit right-aligned data holding register (DAC0_R12DH)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DAC0_DH[11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value
11:0
DAC0_DH[11:0]
DAC0 12-bit right-aligned data
These bits specify the data that is to be converted by DAC0.
15.4.4.
DAC0 12-bit left-aligned data holding register (DAC0_L12DH)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DAC0_DH[11:0]
Reserved
rw
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...