GD32F10x User Manual
34
Figure 1-4. GD32F10x Extra-density series system architecture
NVIC
TPIU
Flash
Memory
Controller
Flash
Memory
SRAM
Controller
SRAM
AHB to APB
Bridge 2
AHB to APB
Bridge 1
GP DMA 12 chs
USART0
SPI0
EXTI
GPIOA
GPIOB
USART1~2
SPI1~2\
I2S1~2
TIMER1~3
WWDGT
CAN0
Slave
Slave
Slave
Slave
Slave
Master
Ibus
Dbus
Interrput request
POR/ PDR
PLL
F
max
: 108MHz
LDO
1.2V
IRC
8MHz
LVD
Powered By V
DDA
Master
I2C0
I2C1
USBD
FWDGT
RTC
Powered By V
DDA
DAC
GPIOC
GPIOD
GPIOE
GPIOF
Slave
EXMC
TIMER0
TIMER7
TIMER8~10
TIMER4~6
UART3~4
TIMER
11~13
ADC0~2
12-bit
SAR ADC
AHB Peripherals
FMC
SDIO
CRC
RCU
GPIOG
ARM Cortex-M3
Processor
Fmax:108MHz
SW/JTAG
S
y
s
te
m
D
C
o
d
e
IC
o
d
e
HXTAL
4-16MHz
A
P
B
2
:
F
m
a
x
=
1
0
8
M
H
z
A
P
B
1
:
F
m
a
x
=
5
4
M
H
Z
A
H
B
M
a
tr
ix
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...