
80
CHAPTER 3 MEMORY SPACE, CPU AND CONTROL UNIT
3.11.9 Gear Function
The gear function allows the elimination of some clock pulses from clock signals. It
has two independent circuits: A CPU and a peripheral circuit. These circuits allow the
exchange of data between the CPU and peripherals even when the gear ratio is
different. This function allows also to specify whether to use the same clock cycle as
that of the oscillation circuit or that from the divided-by-2 circuit.
■
Block diagram of the gear control block
Figure 3.11-6 "Block diagram of the gear control block" shows a block diagram of the gear
control block.
Figure 3.11-6 Block diagram of the gear control block
PLL
1/2
X0
X1
CCK
PCK
CHC
CPU system gear interval
indication signal
CPU clock system
gear interval
generation circuit
Internal clock generation circuit selection circuit
CPU clock
Internal bus clock
Internal bus
Peripheral clock
system gear
interval generation
circuit
Oscil-
lation
circuit
(Gradually doubled)
Selection
circuit
Internal
peripheral clock
Peripheral system gear
interval specification signal
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......