
261
CHAPTER 12 INTERRUPT CONTROLLER
12.2 Block Diagram of the Interrupt Controller
Figure 12.2-1 "Block diagram of the interrupt controller" shows a block diagram of the
interrupt controller.
■
Block diagram of the interrupt controller
Figure 12.2-1 Block diagram of the interrupt controller
INTO
IM
OR
5
NMI
LEVEL4 to 0
4
HLDREQ
HLDCAN
ICR00
RI00
6
VCT5 to 0
ICR47
RI47
(DLYIRQ)
DLYI
*1
*2
*3
Priority evaluation
NMI handling
Level evaluation
Cancel-
lation
request
Level
and
vector
generation
Vector
evaluation
*1
DLYI in the figure represents the delayed interrupt block.
*2
INT0 is the wake-up signal for a clock control block in sleep or stop state.
*3
HLDCAN is the bus-release request signal for a bus master other than the CPU.
Note) This device type does not have the NMI function.
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......