
103
CHAPTER 4 BUS INTERFACE
00000000 00000011 00000000 00000000
B
(00030000
H
)
|
00000000 00000011 11111111 11111111
B
(0003FFFF
H
)
Example 2
ASR2 = 00001111 11111111
B
AMR2 = 00000000 00000011
B
In this example, "care" is set for the ASR2 bit when the corresponding AMR2 bit is 0, and a
value of "1" or "0" in the ASR2 bits is therefore used as such. When the corresponding AMR2 bit
is 1, "don’t care" is set for the ASR2 bit and it does not matter whether the bit value is 0 or 1.
Consequently, a 256-KB area is allocated in address space as follows.
00001111 11111100 00000000 00000000
B
(0FFC0000
H
)
|
00001111 11111111 11111111 11111111
B
(0FFFFFFFF
H
)
Areas 1 to 5 can be allocated in the 4-GB address space in units of 64 kilobytes based on the
values of ASR1 to ASR5 and AMR1 to AMR5. If area 1 of the areas specified by these registers
is accessed through the bus, the output of the corresponding read/write pins (RD, WR0, WR1)
is set to the "L" level.
Area 0 is allocated at a location excluding the areas specified by ASR1 to ASR5 and AMR1 to
AMR5. To be more precise, area 0 is allocated at a location excluding the space from area 1
starting with address 0001000
H
to area 5 starting with 0005FFFF
H
according to the initial values
of ASR1 to ASR5 and AMR1 to AMR5 when the system is reset.
Note:
Be sure to ensure that chip select areas do not overlap with each other.
Figure 4.3-2 "Example of chip select area mapping" shows an example of mapping chip select
areas.
Figure 4.3-2 Example of chip select area mapping
00000000
00010000
64KB
00020000
64KB
00030000
64KB
00040000
64KB
00050000
64KB
00060000
FFFFFFFF
00000000
00030000
64KB
00040000
0FFC0000
256 KB
10000000
FFFFFFFF
(Initial value)
(Examples 1 and 2)
Area 0
Area 0
Area 0
Area 0
Area 1
Area 1
Area 0
Area 2
Area 2
Area 3
Area 4
Area 5
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......