
558
CHAPTER 20 8/10-BIT A/D CONVERTER
Figure 20.6-2 Settings for Continuous Conversion Mode
Reference:
The following are sample conversion sequences in continuous conversion mode:
ANS = 000
B
, ANE = 011
B
: AN0
→
AN1
→
AN2
→
AN0
→
Repeat
ANS = 110
B
, ANE = 010
B
: AN6
→
AN7
→
AN0
→
AN1
→
AN2
→
AN6
→
Repeat
ANS = 011
B
, ANE = 011
B
: AN3
→
AN3
→
Repeat
■
Operation in Stop Conversion Mode
In stop conversion mode, the analog inputs from the channel specified by the ANS bits to the channel
specified by the ANE bits are sequentially converted with a pause after the conversion of each channel.
When the end channel specified by the ANE bits has been processed, A/D conversion, with pauses, starts
again with the channel specified by the ANS bits. If the start and end channels are the same (ANS = ANE),
the conversion of the channel specified by the ANS bits is repeated. To reactivate conversion during a
pause, generate the activation cause specified by the STS1 and STS0 bits.
Figure 20.6-3 shows the settings required for operation in stop conversion mode.
Figure 20.6-3 Settings for Stop Conversion Mode
ADC
S
BU
S
Y INT
INTE PAU
S S
T
S
1
S
T
S
0
S
TRT RE
S
V MD1 MD0 AN
S
2 AN
S
1 AN
S
0 ANE2
ANE0
ANE1
-
S
10
S
T1
S
T0
CT1
CT0
ADCR
ADER
Hold
s
the conver
s
ion d
a
t
a
.
: U
s
ed
:
S
et to "1" the
b
it corre
s
ponding to the pin
us
ed.
1 :
S
et "1".
0 :
S
et "0".
7
0
6
5
4
3
2
1
15
b
it
8
14
1
3
12
11
10
9
ADC
S
BU
S
Y INT
INTE PAU
S S
T
S
1
S
T
S
0
S
TRT
MD1 MD0 AN
S
2 AN
S
1 AN
S
0 ANE2
ANE0
ANE1
S
10
S
T1
S
T0
CT1
CT0
-
ADCR
ADER
Hold
s
the conver
s
ion d
a
t
a
.
: U
s
ed
:
S
et to "1" the
b
it corre
s
ponding to the pin
us
ed.
1 :
S
et "1".
0 :
S
et "0".
RE
S
V
7
0
6
5
4
3
2
1
15
b
it
8
14
1
3
12
11
10
9
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......