
322
CHAPTER 14 MULTI-FUNCTIONAL TIMER
■
16-bit Input Capture Interrupts
Table 14.5-5 lists the interrupt control bits and interrupt causes of the 16-bit input capture.
In the 16-bit input capture, the ICP0 to ICP3 bit of the input capture control register (PICSL01/ICSL23) is
set to "1" when valid edge is detected in IN0 to IN3. If an interrupt request is enabled (PICSL01/
ICSL23:ICE0/ICE1 = 1) in this operation, the interrupt request is output to the interrupt controller.
■
16-bit Input Capture Interrupts and EI
2
OS
Table 14.5-6 lists the 16-bit input capture interrupts and EI
2
OS.
■
Waveform Generator Interrupts
lists the interrupt control bits and interrupt causes of the waveform generator.
In the waveform generator, the TMIF bit of the 16-bit timer control register (DTCR0/DTCR1/DTCR2) is
set to "1" when 16-bit timer underflow and DTCR0/DTCR1/DTCR2:TMD2 to TMD0=000
B
or 001
B
. If an
interrupt request is enabled (DTCR0/DTCR1/DTCR2:TMIE = 1) in this operation, the interrupt request is
output to the interrupt controller.
Table 14.5-5 Interrupt Control Bits and Interrupt Causes of the 16-bit Input Capture 0 to 3
16-bit input capture 0/1
16-bit input capture 2/3
Interrupt request flag bit
PICSL01:ICP0/ICP1
ICSL23:ICP2/ICP3
Interrupt request enable bit
PICSL01:ICE0/ICE1
ICSL23:ICE2/ICE3
Interrupt cause
Valid edge is detected in IN0/IN1
Valid edge is detected in IN2/IN3
Table 14.5-6 16-bit Input Capture Interrupts and EI
2
OS
Channel
Interrupt
number
Interrupt control register
Vector table address
EI
2
OS
Register
name
Address
Lower
Middle
Upper
Input capture 0/1
*1
#33 (21
H
)
ICR11
0000BB
H
FFFF78
H
FFFF79
H
FFFF7A
H
O
Input capture 2/3
*2
#35 (23
H
)
ICR12
0000BC
H
FFFF70
H
FFFF71
H
FFFF72
H
*1: The same interrupt control register as that for 16-bit input capture 0/1 is assigned to 16-bit free-run timer compare clear.
*2: The same interrupt control register as that for 16-bit input capture 2/3 is assigned to Time-base timer.
Table 14.5-7 Interrupt Control Bits and Interrupt Causes of the Waveform Generator
Waveform generator
16-bit timer 0/1/2
DTTI0
Interrupt request flag bit
DTCR0/DTCR1/DTCR2:TMIF
SIGCR:DTIF
Interrupt request enable bit
DTCR0/DTCR1/DTCR2:TMIE
--
Interrupt cause
16-bit timer 0/1/2 underflow
Low level is detected in DTTI0
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......