513
CHAPTER 16 CAN controller
16.3.13
Transmit complete interrupt enable register (TIER)
The transmission complete interrupt enable register (TIER) enables or disables a
transmit complete interrupt for each message buffer.
■
Transmit complete interrupt enable register (TIER)
Figure 16.3-21 Transmit complete interrupt enable register (TIER)
Reset value
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Transmission complete interrupt disabled
Transmission complete interrupt enable
Transmission interrupt enable bit 0
(message buffer 0)
Transmission complete interrupt disabled
Transmission complete interrupt enable
Transmission interrupt enable bit 1
(message buffer 1)
Transmission complete interrupt disabled
Transmission complete interrupt enable
Transmission interrupt enable bit 2
(message buffer 2)
Transmission complete interrupt disabled
Transmission complete interrupt enable
Transmission interrupt enable bit 3
(message buffer 3)
Transmission complete interrupt disabled
Transmission complete interrupt enable
Transmission interrupt enable bit 4
(message buffer 4)
Transmission complete interrupt disabled
Transmission complete interrupt enable
Transmission interrupt enable bit 5
(message buffer 5)
Transmission complete interrupt disabled
Transmission complete interrupt enable
Transmission interrupt enable bit 6
(message buffer 6)
Transmission complete interrupt disabled
Transmission complete interrupt enable
Transmission interrupt enable bit 7
(message buffer 7)
TIE0
bit0
0
1
TIE1
bit1
0
1
TIE2
bit2
0
1
TIE3
bit3
0
1
TIE4
bit4
0
1
TIE5
bit5
0
1
TIE6
bit6
0
1
TIE7
bit7
0
1
0 0 0 0 0 0 0 0
B
: Read/Write
R/W
:
Reset value
4
5
3
2
1
0
7
6
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......