External Memory Controller (EMC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
21-43
Figure 21-4. Local Bus to GPCM Device Interface
shows LCS as defined by the setup time required between the address lines and CE. You can
configure ORx[ACS] to specify LCS to meet this requirement.
Figure 21-5. GPCM Basic Read Timing
(XACS = 0, ACS = 1x, TRLX = 0, CLKDIV = 4,8)
21.4.2.1
Timing Configuration
If BRx[MSEL] selects the GPCM, the attributes for the memory cycle are taken from ORx. These
attributes include the CSNT, ACS, XACS, SCY, TRLX, EHTR and SETA fields.
shows signal
behavior and system response for a write access with CRR[CLKDIV] = 4 or CRR[CLKDIV] = 8.
shows the signal behavior and system response for a read access with CRR[CLKDIV] = 4 or
CRR[CLKDIV] = 8 for both personalities.
show the write and read signal
behavior respectively, when CRR[CLKDIV] = 2.
CE
OE
WE
Data[7:0]
Memory/Peripheral
LALE
LWE
LOE
LCSx
LA[2:0]
LAD[23:0]
A[23:3]
A[2:0]
EMC
in GPCM Mode
Latch
24-bit port
SRAM
LCLK
LAD
LALE
LCSx
LOE
A[23:0]
TA
ACS = 11
ACS = 10
Address
Read Data
Latched Address