S/PDIF—Sony/Philips Digital Interface
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
18-7
18.2.3
PhaseConfig Register (SRPC)
18.2.4
Interrupt Registers (SIE, SIS, SIC)
The interrupt registers include InterruptEn, InterruptStat, and InterruptClear:
•
The InterruptEn register (SIE) provides control over the enabling of interrupts.
•
The InterruptStat register (SIS) is a read-only register that provides status on interrupt operations.
Address X:$FFFF62
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
12’b0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
1’b0
ClkSrc_Sel
LOCK
GainSel
3’b0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Figure 18-5. PhaseConfig Register (SRPC)
Table 18-5. PhaseConfig Register (SRPC) Field Descriptions
Bit
Field
Description
23–11
Reserved
Return zeros when read
10–7
ClkSrc_Sel
Clock source selection:
0000 if (DPLL Locked) SPDIF_RcvClk else EXTAL
0001 if (DPLL Locked) SPDIF_RcvClk else HCKT
0010 if (DPLL Locked) SPDIF_RcvClk else HCKT1
0011 if (DPLL Locked) SPDIF_RcvClk else HCKT2
0100 if (DPLL Locked) SPDIF_RcvClk else HCKT3
0101 EXTAL
0110 HCKT
0111 HCKT1
1000 HCKT2
1001 HCKT3
Others: Reserved
6
LOCK
LOCK bit to show that the internal DPLL is locked, read only
5, 4, 3
GainSel
Gain selection:
000 24*2
10
001 16*2
10
010 12*2
10
011 8*2
10
100 6*2
10
101 4*2
10
110 3*2
10
2–0
Reserved
Return zeros when read.