
Inter-Core Communication (ICC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
13-9
13.2.2.7
ICAR3 (ICC Acknowledge Register 3)
The ICAR3 Control Register is shown in
2
EF
Error Flag.
1: Error Generated
0: No Error Generated
This error status bit can be read, and is cleared by writing a one (1).
1
MIF
Local Interrupt Flag for Maskable Interrupt
1: Flag set, indicates that an interrupt condition occurs.
0: Flag cleared, no interrupt condition occurs.
0
MIE
Local Interrupt Enable bit for Maskable Interrupt
1: Interrupt Enabled, the maskable interrupt will be generated to the other core when the interrupt
condition occurs.
0: Interrupt Disabled. No interrupt will be generated even if the interrupt condition occurs.
Address
Y:FFFFD5
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
RACK
ACK
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Figure 13-9. ICC ICAR3 Control Register
Table 13-9. ICAR3 Field Descriptions
Bit
Field Description
23–2
Reserved
Write 0 for future compatibility.
1
RACK
Reset ACK bit of this register. Writing a one (1) to this bit will clear the ACK bit.
0
ACK
Maskable interrupt acknowledge bit.
1: Asserted when the other core has serviced the maskable interrupt.
0: No interrupt serviced has been by the other core. To clear ACK bit, write a one (1) to RACK bit (which
means that the ACK interrupt is serviced).
Table 13-8. ICCR3 Field Descriptions (Continued)
Bit
Field
Description