MSC8144E Reference Manual, Rev. 3
17-42
Freescale
Semiconductor
RapidIO Interface Dedicated DMA Controller
17.3.20 DMA General Status Register (DGSR))
The DMA general status register combines all of the status bits from each channel into one
register. This register is read-only. Table 17-24 describes the fields of the DGSR.
DGSR
DMA General Status Register
Offset 0x300
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TE0
—
CH0
PE0
EOLNI0 CB0 EOSI0 EOLSI0 TE1
—
CH1
PE1 EOLNI1 CB1 EOSI1 EOLSI1
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TE2
—
CH2
PE2
EOLNI2 CB2 EOSI2 EOLSI2 TE3
—
CH3
PE3 EOLNI3 CB3 EOSI3 EOLSI3
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 17-24. DGSR Field Descriptions
Bits
Reset
Description
Setting
TE0
31
0
Channel 0 Transfer Error
Indicates whether a transfer error occurred.
0
Normal operation.
1
Error condition occurred during DMA
transfer.
—
30
0
Reserved. Write to zero for future compatibility.
CH0
29
0
Channel 0 Halted
Indicates whether the channel halted.
0
Channel not halted.
1
Channel halted.
PE0
28
0
Channel 0 Programming Error Detected
Indicates whether a programming error was
detected.
0
Normal operation.
1
Programming error detected.
EOLNI0
27
0
Channel 0 End-of-Links Interrupt
Indicates whether an end-of-links interrupt
occurred.
0
Normal operation.
1
End-of-links interrupt occurred.
CB0
26
0
Channel 0 Busy
Indicates whether the channel is busy.
0
Channel not busy.
1
Channel busy.
EOSI0
25
0
Channel 0 End-of-Segment Interrupt
Indicates whether an end-of-segment interrupt
occurred.
0
Normal operation.
1
End-of-segment interrupt occurred.
EOLSI0
24
0
Channel 0 End-of-Lists/Direct Interrupt
Indicates whether an end-of lists/direct interrupt
occurred.
0
Normal operation.
1
End-of-list/direct interrupt occurred.
TE1
23
0
Channel 1 Transfer Error
Indicates whether a transfer error occurred.
0
Normal operation.
1
Error condition occurred during DMA
transfer.
—
22
0
Reserved. Write to zero for future compatibility.
CH1
21
0
Channel 1 Halted
Indicates whether the channel halted.
0
Channel not halted.
1
Channel halted.
PE1
20
0
Channel 1 Programming Error Detected
Indicates whether a programming error was
detected.
0
Normal operation.
1
Programming error detected.
EOLNI1
19
0
Channel 1 End-of-Links Interrupt
Indicates whether an end-of-links interrupt
occurred.
0
Normal operation.
1
End-of-links interrupt occurred.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...