MSC8144E Reference Manual, Rev. 3
16-132
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.26
Logical/Transport Layer Error Enable Command and Status
Register (LTLEECSR)
LTLEECSR contains the bits that control whether an error condition locks the logical/transport
layer error detect and capture registers and is reported to the system host. LTLEECSR is stored in
all ports and the message unit.
LTLEECSR
Logical/Transport Layer Error Enable Command and
Offset 0x0060C
Status Register
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ER
MER
—
MFE
ITD
ITTE
MRT
PRT
UR
UT
—
TYPE
R/W
R
R/W
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
IACB OACB
—
RETE
TSE
PTTL
—
TYPE
R
R/W
R
R/W
R/W
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-68. LTLEECSR Field Descriptions
Bit
Reset
Description
ER
31
0
I/O Error Response Enable
Enables reporting of an I/O error response. It captures and locks the error.
MER
30
0
Message Error Response Enable
Enables reporting of a message error response. It captures and locks the error. Capture done in
message unit.
—
29
0
Reserved. Write to zero for future compatibility.
MFE
28
0
Message Format Error Enable
Enables reporting of a message format error. It captures and locks the error. Capture done in
messaging unit.
ITD
27
0
Illegal Transaction Decode Error Enable
Enables reporting of an illegal transaction decode error. It captures and locks the error.
ITTE
26
0
Illegal Transaction Target Error Enable
Enables reporting of an illegal transaction target error. It captures and locks the error.
MRT
25
0
Message Request Time-Out Error Enable
Enables reporting of a message request time-out error. It captures and locks the error. Capture
done in messaging unit.
PRT
24
0
Packet Response Time-Out Error Enable
Enables reporting of a packet response time-out error. It captures and locks the error.
UR
23
0
Unsolicited Response Error Enable
Enables reporting of an unsolicited response error. It captures and locks the error.
UT
22
0
Unsupported Transaction Error Enable
Enables reporting of an unsupported transaction error. It captures and locks the error.
—
21–8
0
Reserved. Write to zero for future compatibility.
IACB
7
0
Inbound ATMU Crossed Boundary Error Enable
Enables reporting of a received transaction that crosses an inbound ATMU boundary. It
captures and locks the error.
OACB
6
0
Outbound ATMU Crossed Boundary
Indicates a received transaction that crosses an outbound ATMU boundary, a segment
boundary, or a subsegmented boundary.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...