MSC8144E Reference Manual, Rev. 3
16-126
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.22
Port 0 Error and Status Command and Status Register (P0ESCSR)
P0ESCSR is accessed when a local master or an external device needs to examine the port error
and status information.
P0ESCSR
Port 0 Error Command and Status Register
Offset 0x00158
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
OPD
OFE
ODE
—
ORE
OR
ORS
OEE
OES
TYPE
R
W1C
W1C
W1C
W1C
R
W1C
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
IRS
IEE
IES
—
PWP
—
PE
PO
PU
TYPE
R
W1C
R
W1C
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Table 16-64. P0ESCSR Field Descriptions
Bit
Reset
Description
—
31–27
0
Reserved. Write to zero for future compatibility.
OPD
26
0
Output Packet-Dropped
Output port has discarded a packet. A packet is discarded if:
• It is received while OFE is set and P0CCSR[DPE] (drop packet enable) is set and
P0CCSR[SPF] (stop on port failed) is set.
• It is received while P0PCR[OBDEN] (output buffer drain enable) is set.
• The link-partner does not accept it while the P0ERCSR[ERFTT] (error rate failed threshold
trigger) is met or exceeded, P0CCSR[DPE] is set, and P0CCSR[SPF] is not set (and
link-response returns the expected ID acknowledge).
When OPD is set, it remains set until it is written with a logic 1 to clear it.
OFE
25
0
Output Fail Encountered
The output port has encountered a failed condition because the error rate counter
(PnEERCSR[ERC]) has met or exceeded the port failed error threshold
(PnERTCSR[ERFTT]). OFE remains set until it is written with a logic 1 to clear it. When it is
cleared, it does not assert again unless the error rate counter dips below the port failed error
threshold and then meets or exceeds it again.
ODE
24
0
Output Degraded Condition Encountered
The output port has encountered a degraded condition because the error rate counter
(PnEERCSR[ERC]) has met or exceeded the port degraded error threshold
(PnERTCSR[ERDTT]). ODE remains set until it is written with a logic 1 to clear it. When it is
cleared, it does not assert again unless the error rate counter dips below the port degraded
error threshold and then meets or exceeds it again.
—
23–21
0
Reserved. Write to zero for future compatibility.
ORE
20
0
Output Retry Condition Encountered
The output port has encountered a retry condition. This bit is set when ORS is set. ORE
remains set until it is written with a logic 1 to clear it.
OR
19
0
Output Retry
The output port has received a packet retry control symbol and cannot make forward
progress. OR is set when ORS is set and cleared when a packet-accepted or
packet-not-accepted control symbol is received. Read only.
ORS
18
0
Output Stop
The output port stops due to a retry. Read only.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...