MSC8144E Reference Manual, Rev. 3
16-94
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.4.4.9 RapidIO Message Passing Logical Specification Registers
The port-write and doorbell command and status register (PWDCSR) includes several doorbell
controller status bits. See Section 16.6.9, Port Write and Doorbell Command and Status Register
(PWDCSR), on page 16-112 for details.
These read-only status bits indicate the state of doorbell controller 0.
Available (PWDCSR[A]). Indicates that the inbound doorbell controller is enabled
(IDMR[DE]) and the doorbell controller is not in the internal error state (IDnSR[TE] = 0)
Full (PWDCSR[FU]). This bit reflects the inbound doorbell controller queue full status bit
(IDSR[QF])
Empty (PWDCSR[EM]). This bit reflects the inverted state of the outbound doorbell busy
bit (ODSR[DUB] = 0)
Busy (PWDCSR[B]). This bit reflects the state of the inbound doorbell controller busy bit
IDSR[DUB]
Failed (PWDCSR[FA]). This bit reflects the state of the transaction error status bit
IDSR[TE]
Error (PWDCSR[ERR]). This bit is always a 0
16.5 Port-Write Controller
The implementation of the port-write controller is very similar to the inbound message and
doorbell controllers except that only one queue entry is supported. The port write is an error
reporting mechanism for a device that has no end-point to communicate with a control processor
or other system host. Figure 16-14 shows the structure of the inbound queue and pointer. The
port-write queue only contains one entry with a fixed size of 64 bytes and is aligned to a cache
line boundary. The port-write controller uses the error/port-write interrupt for the RapidIO
error/write-port to indicate incoming port-writes.
Figure 16-14. Inbound Port-Write Structure
Port-Write
64-Byte Entry
Pointer
Pointer
Local Processor
Read
Inbound
Port-write
Controller
Local Memory
Port-Write Packets from
RapidIO interface
Port Write Queue
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...