Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
11-31
11.8.5 L2 ICache Tag State Register (L2IC_TAG)
This register is accessible only in L2 ICache debug mode.
Table 11-11 defines the L2IC_TAG bit
fields.
L2IC_TAG
L2 ICache Tag State Register
Offset 0x10
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TVB
—
TAG
Type
R
Reset
1
1
1
1
1
1
1
1
0
0
0
0
0
0
1
1
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAG
Type
R
Reset
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Table 11-11. L2IC_TAG Bit Descriptions
Name
Reset
Description
Settings
—
31–24
0xFF
Reserved. Write to ones for future compatibility.
TVB
23
0
Tag Valid Bit
Indicates whether the whole cache line is valid or
not.
0
Cache line not valid.
1
Cache line valid.
—
22–18
0
Reserved. Write to zero for future compatibility.
TAG
17–0
0x3FFFF
Tag
Indicates directly the status of the debugged TAG
according to a dedicated debug counter.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...