Execution Units
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-51
written as 0). Violating either of these conditions causes a data size error (MDEU Interrupt Status
Register DSE bit = 1).
This register is cleared when the MDEU is reset or reinitialized. At the end of processing, its
contents has been decremented down to zero (unless there is an error interrupt).
Note:
Writing to the Data Size Register will allow the MDEU to enter auto-start mode.
Therefore, the required Context Registers must be written prior to writing the data size.
26.4.4.4 MDEU Reset Control Register
This register allows three levels of reset just for the MDEU, as defined by the three self-clearing
bits.
26.4.4.5 MDEU Status Register
This Status Register reflects the state of the MDEU internal signals. The majority of these
internal signals reflect the state of low-level MDEU functions, such as data padding, key
padding, and so forth, and are not important to the user, however the user should be aware that
reads of this register, especially during processing, are likely to return non-zero values for many
of the most significant bits. The four least-significant bit fields are most likely to be of interest to
the user.
The MDEU Status Register is read-only. Writing to this location result in an address error being
reflected in the MDEU Interrupt Status Register.
26.4.4.6 MDEU Interrupt Status Register
The Interrupt Status Register indicates which unmasked errors have occurred and have generated
error interrupts to the channel. Each bit in this register can only be set if the corresponding bit of
the MDEU Interrupt Mask Register is zero (see Section 26.5.9.7, MDEU Interrupt Mask Register
(MDEUIMR), on page 26-144).
If the MDEU Interrupt Status Register is non-zero, the MDEU halts and the MDEU error
interrupt signal is asserted to the controller (see Section 26.5.4.6, Controller Interrupt Status
Register (CISR), on page 26-84). In addition, if the MDEU is being operated through
channel-controlled access, then an interrupt signal is generated to the channel to which this EU is
assigned. The EU error bit is set in the channel pointer Status Register (see Section 26.5.5.2,
Channel Pointer Status Registers (CPSR[1–4]), on page 26-92) and generates a channel error
interrupt to the controller.
If the Interrupt Status Register is written from the core processor, 1s in the value written are
recorded in the Interrupt Status Register if the corresponding bit is unmasked in the Interrupt
Mask Register. All other bits are cleared. This register can also be cleared by setting the RI bit in
the MDEU Reset Control Register.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...