Initialization/Application Information
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
24-13
24.4.10 Interrupt Service Routine Flowchart
Figure 24-3 shows an example algorithm for an I
2
C interrupt service routine. Deviation from the
flowchart may result in unpredictable I
2
C bus behavior. However, in the target receive mode (not
shown in the flowchart), the interrupt service routine may need to set I2CCR[TXAK] when the
next-to-last byte is to be accepted. It is recommended that a sync instruction follow each I
2
C
register read or write to guarantee in-order instruction execution.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...