![Freescale Semiconductor MPC5632M Manual Download Page 905](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659905.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
905
Preliminary—Subject to Change Without Notice
23.4.9.3.7
Disable Matches
Microcode field MRLE (1 bit) allows disabling matches on channel selected by CHAN register, for both
Match1 and Match2 registers, by clearing their respective MRLE bits. Matches can be enabled for each
Match register using ERW1 and ERW2 fields (see
Section 23.4.9.3.5, “Write Channel Match and UDCM
Some instruction formats have a two-bit MRLE field (see
Section 23.4.9.7, “Microinstruction Formats
which allows independent disabling of Matches 1 and 2, as shown in
.
23.4.9.3.8
Disable Match and Transition Service Requests
Microcode field MTD (2 bits) disables match and transition service requests for the selected channel. MTD
does not disable Link Service Request and Host Service Request. MTD sets or resets registesr SRI (for
more details see
Section , “SRI - Match/Transition Service Request Inhibit Latch
) and TCCE1 (see
Section 23.4.5.3.2, “TCCE1 - Transition Continous Capture Enable
).
MRL2
0 = clear MRL2 event register, 1 = don’t change
TDL (1 bit)
0 = clear TDL1 and TDL2 flags, 1 = don’t change
Table 23-85. Independent TDL1/2 clear - two-bit TDL
value
Meaning
0 0
clear TDL1
0 1
clear TDL2
1 0
clear both TDL1 and TDL2
1 1
do not clear TDL1 or TDL2
Table 23-86. Disable Matches - MRLE
MRLE
Meaning
0
Disable matches for Match1 and Match2 registers
1
don’t change match enabling
Table 23-87. Two-bit MRLE
MRLE
Meaning
0 0
Disable Match 1 (clear MRLE1)
0 1
Disable both Matches (clear MRLE1 and MRLE2)
1 0
Disable Match2 (clear MRLE2)
1 1
nop
Table 23-84. Clear Transition/Match Event Registers - MRL1/2, TDL
Field
Meaning