![Freescale Semiconductor MPC5632M Manual Download Page 552](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659552.webp)
MPC563XM Reference Manual, Rev. 1
552
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
16.9.29 Halt Acknowledge Register (SIU_HLTACK)
The SIU_HLTACK bits indicate that the module requested to halt via the HLT bit has completed the halt
process and has entered a halted state with the module clocks disabled. The HLTACK bits are read-only
and writes have no effect, it is reset by the IP Green-Line synchronous reset signal. The ipg_stop_en input
signals from each module will be connected as shown in
Table 16-52., “HALT Acknowledge Register
.
Table 16-51. HALT Register Field Descriptions
Field
Description
0-31
HLT
Halt Selects
The HLT bits halt specific modules. Each bit corresponds to a separate module as
mapped below:
0 rsvd
1 rsvd
2 rsvd for FlexRay
1
3 rsvd for eDMA
4 rsvd
5 eTPU_A
6 NPC
7 EBI
8 eQADC_A
9 rsvd MLB
10 eMIOS_A
11 DECFIL
12 rsvd for IIC_A
13 PIT
14 rsvd for FlexCAN_F
15 rsvd for FlexCAN_E
16 rsvd for FlexCAN_D
17 FlexCAN_C
18 rsvd for FlexCAN_B
19 FlexCAN_A
20 rsvd for DSPI_D
21 DSPI_C
22 DSPI_B
23 rsvd for DSPI_A
24 rsvd for eSCI_H
25 rsvd for eSCI_G
26 rsvd for eSCI_F
27 rsvd for eSCI_E
28 rsvd for eSCI_D
29 rsvd for eSCI_C
30 eSCI_B
31 eSCI_A
1
bits left reserved for forward compatibility, not used on this device