![Freescale Semiconductor MPC5632M Manual Download Page 365](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659365.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
365
Preliminary—Subject to Change Without Notice
are connected together, since only Master 1 drives BR. The BG signals of each master are also connected
together, since only Master 0 drives BG. See
for an example of these connections.
Figure 13-36. Internal/External Arbitration Timing Diagram (EARP=1)
shows a description of the states defined for the internal arbiter protocol.
shows the truth table for the internal arbiter protocol.
Table 13-20. Internal Arbiter State Descriptions
State
Description
Outputs
MCU Owner Idle
MCU owns bus, but is not currently running a transaction
BG=1, BB=hiZ
Ext. Owner
Ext. master owns bus, may or may not be running a transaction
BG=0, BB=hiZ
MCU Bus Wait
MCU owns bus for next transaction, waiting for Ext. Owner to negate
BB from current transaction in progress
BG=1, BB=hiZ
MCU Owner Busy
MCU owns bus, and is currently running a transaction
BG=1, BB=0/1
Ext. Bus Wait
Ext. master owns bus for next transaction, waiting for MCU to negate
BB from current transaction in progress
BG=0, BB=0/1
CLKOUT
BR
ADDR + ATTR
BG
BB
TS
TA
Master 1
and “turns on”
Master 1
negates BB
and “turns off”
(drives controls)
(three-states
controls)
Using Internal arbiter for Master 0, external arbitration for Master 1
M1 receives bus grant and bus busy negated for 2nd cycle
M0 receives bus busy
negated for 2nd cycle
Both
Masters
off
CSx
asserts BB
Master 0
and “turns on”
(drives controls)
asserts BB
fastest req->
grant possible