MPC563XM Reference Manual, Rev. 1
236
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
BIU1 register functions are shown in
10.3.6.10 Bus Interface Unit 2 Register
The Bus Interface Unit 2 Register (BIU2) provides a means for BIU specific information, or BIU
configuration information to be stored. These registers are loaded with NVM information from the shadow
block during reset.
10.3.6.10.1
BIU2 Register
The following field and bit descriptions fully define the BIU2 register (
).
NOTE
1* indicates that the reset value of these registers is determined by Flash
values in the shadow block. An erased shadow block causes the reset value
to be 1.
BIU2 register functions are shown in
Offset 0x0020
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
R
BIU1
W
(writability is SOC specified)
Reset
(reset is SOC specified)
Table 10-31. BIU1 Register
Table 10-32. BIU1 Field Descriptions
Field
Description
0-31
BIU1[31:0]
BIU1 Generic Registers.
Offset 0x0024
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
R
BIU2
W
(writability is SOC specified)
Reset
1* 1* 1* 1* 1* 1* 1* 1* 1* 1* 1* 1*
1*
1*
1*
1*
1* 1* 1* 1* 1* 1* 1* 1* 1* 1* 1* 1* 1* 1* 1* 1*
Table 10-33. BIU2 Register
Table 10-34. BIU2 Field Descriptions
Field
Description
0-31
BIU2[31:0]
BIU2 Generic Registers. The BIU generic registers are reset based on the information stored in the
shadow block.