![Freescale Semiconductor MPC5632M Manual Download Page 1279](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_23306591279.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1279
Preliminary—Subject to Change Without Notice
28.4.4.1
Module Configuration Register (MCR)
This register defines global system configurations, such as the module operation mode (e.g., low power)
and maximum message buffer configuration. Most of the fields in this register can be accessed at any time,
except the MAXMB field, which should only be changed while the module is in Freeze Mode.
Figure 28-5. Module Configuration Register (MCR)
MDIS — Module Disable
This bit controls whether FlexCAN is enabled or not. When disabled, FlexCAN shuts down the clocks
to the CAN Protocol Interface and Message Buffer Management sub-modules. This is the only bit in
MCR not affected by soft reset. See
Section 28.5.9.2, “Module Disable Mode,”
for more information.
1 = Disable the FlexCAN module
0 = Enable the FlexCAN module
FRZ — Freeze Enable
The FRZ bit specifies the FlexCAN behavior when the HALT bit in the MCR Register is set or when
Debug Mode is requested at MCU level. When FRZ is asserted, FlexCAN is enabled to enter Freeze
Mode. Negation of this bit field causes FlexCAN to exit from Freeze Mode.
1 = Enabled to enter Freeze Mode
0 = Not enabled to enter Freeze Mode
FEN — FIFO Enable
This bit controls whether the FIFO feature is enabled or not. When FEN is set, MBs 0 to 7 cannot be
used for normal reception and transmission because the corresponding memory region ($80-$FF) is
used by the FIFO engine. See
Section 28.4.3, “Rx FIFO Structure
and
for
more information.
Base + $0000
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MDIS
FRZ
FEN
HALT
NOT_
RDY
WAK_
MSK
SOFT
_RST
FRZ_
ACK SUPV
SLF_
WAK
WRN
_EN
LPM_
ACK
WAK_
SRC
DOZE
SRX
_DIS
BCC
W
RESET:
Note
1
1
Reset value of this bit is different on various platforms. Consult the specific MCU documentation to determine
its value.
1
0
1
1
0
0
Note
2
2
Different on various platforms, but it is always the opposite of the MDIS reset value.
1
0
0
Note
3
3
Different on various platforms, but it is always the same as the MDIS reset value.
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
LPRI
O_EN
AEN
0
0
IDAM
0
0
MAXMB
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
= Unimplemented or Reserved