![Freescale Semiconductor MPC5632M Manual Download Page 1226](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_23306591226.webp)
MPC563XM Reference Manual, Rev. 1
1226
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
27.3.2.10 SCI Status Register 2 (SCISR2)
This register provides the BERR flag to indicate the occurrence of a module event and status bits to
indicate the state of the module. The BERR flag can be used to generate an interrupt request. The related
interrupt enable bit is located in
SCI Control Register 3 (SCICR3)
3
OR
Overrun Flag. This flag is set when an overrun was detected as described in
Section 27.4.5.3.11, “Receiver
Note:
This flag is set in SCI mode only.
2
NF
Noise Flag. This flag is set when the payload data of a received frame was transferred into the
and
SCI Data Register Low (SCIDRL)
or
and the receiver has detected
noise during the reception of that frame, as described in
Section 27.4.5.3.13, “Bit Sampling
1
FE
Framing Error Flag. This flag is set when the payload data of a received frame was transferred into the
SCI Data Register Low (SCIDRL)
and the receiver has
detected a framing error during the reception of that frame, as described in
Section 27.4.5.3.18, “Stop Bit
”.
0
PF
Parity Error Flag. This flag is set when the payload data of a received frame was transferred into the
and
SCI Data Register Low (SCIDRL)
and the receiver has detected a parity error for
the character, as described in
Section 27.4.5.4, “Reception Error Reporting
Note:
This flag is set in SCI mode only.
Address Offset: 0x09
Access: User read/write (write to clear)
7
6
5
4
3
2
1
0
R
0
0
0
BERR
0
0
TACT
RACT
W
w1c
Reset
0
0
0
0
0
0
0
0
Figure 27-11. SCI Status Register 2 (SCISR2)
Table 27-15. SCISR2 Field Descriptions
Field
Description
4
BERR
Bit Error Flag. This flag is set when a bit error was detected as described in
Section 27.4.6.5.3, “Standard Bit
Note:
This flag is set in LIN mode only.
1
TACT
Transmitter Active. The status bit is set as long as the transmission of a frame or special character is ongoing.
0 No transmission in progress.
1 Transmission in progress.
0
RACT
Receiver Active. The bit will be set 3 receiver clock (RCLK) cycles after the successful qualification of a start bit.
This bit will be cleared, when an idle character was detected.
0 No reception in progress.
1 Reception in progress.
Table 27-14. SCISR1 Field Descriptions (continued)
Field
Description