MPC563XM Reference Manual, Rev. 1
1120
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
The FRZ bit control the freeze mode of the Decimation Filter. In order to be effective the FREN freeze
enable bit needs also to be asserted. While in freeze mode the MAC operations are halted. Refer to
Section 25.5.12, “Freeze Mode Description,”
for more details.
1 = Decimation Filter in Freeze Mode
0 = Decimation Filter in Normal Mode
SRES — Software-reset bit
The SRES is a self-negated bit which provides for the CPU the capability to initialize the Decimation
Filter through the Sky-blue interface. This bit reads always as zero. Refer to
“Soft-Reset Command Description,”
for more details.
1 = Software-Reset
0 = No action
IDEN — Input Data Interrupt Enable
The IDEN bit enables the Decimation Filter to generate interrupt requests on every new input data
written to the Interface Input Buffer register or Input/Output Buffers register.
1 = Input Data Interrupt Enabled
0 = Input Data Interrupt Disabled
ODEN — Output Data Interrupt Enable
The ODEN bit enables the Decimation Filter to generate interrupt requests on every new data written
to the filter Output buffer. It is independent of ISEL setting.
1 = Output Data Interrupt Enabled
0 = Output Data Interrupt Disabled
ERREN — Error Interrupt Enable
The ERREN bit enables the Decimation Filter to generate interrupt requests based on the assertion of
the Error Flags OVF, OVR or IVR.
1 = Error Interrupts Enabled
0 = Error Interrupts Disabled
FTYPE[1:0] — Filter Type Selection bits
The FTYPE[1:0] bits select the filter type according to
SCAL[1:0] — Filter Scaling Factor
The SCAL[1:0] bit field selects the scaling factor used by the filter algorithm according to
Table 25-2. FTYPE[1:0] - Filter Type Selection
FTYPE[1:0]
Description
00
Filter Bypass
1
1
In Bypass configuration the filter is disabled.
01
IIR Filter
10
FIR Filter
11
Reserved