Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
18-4
Freescale Semiconductor
18.1.3
Features
The eQADC includes these distinctive features:
•
Two independent on-chip RSD cyclic ADCs
— 12 bit AD resolution.
— Targets up to 10 bit accuracy at 400 kilosamples per second (ADC_CLK = 6 MHz) and eight
bit accuracy at 800 kilosamples per second (ADC_CLK = 12 MHz) for differential
conversions.
— Differential conversions (range -2.5 V to +2.5 V).
— Single-ended signal range from 0–5 V.
— Sample times of two (default), 8, 64, or 128 ADC clock cycles.
— Sample time stamp information when requested.
— Parallel interface to eQADC CFIFOs and RFIFOs.
— Supports both right-justified unsigned and signed formats for conversion results.
•
Optional automatic application of ADC calibration constants
— Provision of reference voltages (25% V
REF
1
and 75% V
REF
) for ADC calibration purposes
•
40 input channels available to the two on-chip ADCs
•
Four pairs of differential analog input channels
•
Full duplex synchronous serial interface to an external device
— A free-running clock is provided for use by the external device.
— Supports a 26-bit message length.
— Transmits a null message when there are no triggered CFIFOs with commands bound for
external command buffers, or when there are triggered CFIFOs with commands bound for
external command buffers but the external command buffers are full.
•
Priority-based CFIFOs
— Supports six CFIFOs with fixed priority. The lower the CFIFO number, the higher its priority.
When commands of distinct CFIFOs are bound for the same ADC, the higher priority CFIFO
is always served first.
— Supports software and several hardware trigger modes to arm a particular CFIFO.
— Generates interrupt when command coherency is not achieved.
•
External hardware triggers
— Supports rising edge, falling edge, high level and low level triggers
— Supports configurable digital filter
•
Supports four external 8-to-1 muxes that can expand the input channel number from 40 to 68
•
Upgrades the functionality provided by the QADC
1. VREF=VRH-VRL.
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...