
External Bus Interface (EBI)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
12-36
Freescale Semiconductor
Figure 12-21. Read-After-Write to the Same CS Bank
12.4.2.5
Burst Transfer
The EBI supports wrapping 32-byte critical-doubleword-first burst transfers. Bursting is supported only
for internally-requested cache-line size (32-byte) read accesses to external devices that use the chip
selects
1
. Accesses from an external master or to devices operating without a chip select are always single
beat. If an internal request to the EBI indicates a size of less than 32 bytes, the request is fulfilled by
running one or more single-beat external transfers, not by an external burst transfer.
1. Except for the special case of a 32-bit non-chip select access in 16-bit data bus mode. Refer to Section 12.4.2.11.
ADDR[8:31]
TS
DATA[0:31]
TA
RD_WR
DATA is valid
BDIP
WE
CS[
n
]
DATA is valid
CLKOUT
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...