![Freescale Semiconductor MCF54455 Reference Manual Download Page 401](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541401.webp)
Interrupt Controller Modules
17-12
Freescale Semiconductor
17.2.9.1
Interrupt Sources
list the interrupt sources for each interrupt request line for INTC0 and
INTC1.
Table 17-15. Interrupt Source Assignment For INTC0
Source Module
Flag
Source
Description
Flag Clearing Mechanism
0
Not Used
1
EPORT
EPFR[EPF1]
Edge port flag 1
Write EPF1 = 1
2
EPFR[EPF2]
Edge port flag 2
Write EPF2 = 1
3
EPFR[EPF3]
Edge port flag 3
Write EPF3 = 1
4
EPFR[EPF4]
Edge port flag 4
Write EPF4 = 1
5
EPFR[EPF5]
Edge port flag 5
Write EPF5 = 1
6
EPFR[EPF6]
Edge port flag 6
Write EPF6 = 1
7
EPFR[EPF7]
Edge port flag 7
Write EPF7 = 1
8
DMA
EDMA_INTR[INT00] DMA Channel 0 transfer complete
Write EDMA_CINTR[CINT] = 0
9
EDMA_INTR[INT01] DMA Channel 1 transfer complete
Write EDMA_CINTR[CINT] = 1
10
EDMA_INTR[INT02] DMA Channel 2 transfer complete
Write EDMA_CINTR[CINT] = 2
11
EDMA_INTR[INT03] DMA Channel 3 transfer complete
Write EDMA_CINTR[CINT] = 3
12
EDMA_INTR[INT04] DMA Channel 4transfer complete
Write EDMA_CINTR[CINT] = 4
13
EDMA_INTR[INT05] DMA Channel 5 transfer complete
Write EDMA_CINTR[CINT] = 5
14
EDMA_INTR[INT06] DMA Channel 6 transfer complete
Write EDMA_CINTR[CINT] = 6
15
EDMA_INTR[INT07] DMA Channel 7 transfer complete
Write EDMA_CINTR[CINT] = 7
16
EDMA_INTR[INT08] DMA Channel 8 transfer complete
Write EDMA_CINTR[CINT] = 8
17
EDMA_INTR[INT09] DMA Channel 9 transfer complete
Write EDMA_CINTR[CINT] = 9
18
EDMA_INTR[INT10] DMA Channel 10 transfer complete Write EDMA_CINTR[CINT] = 10
19
EDMA_INTR[INT11] DMA Channel 11 transfer complete Write EDMA_CINTR[CINT] = 11
20
EDMA_INTR[INT12] DMA Channel 12 transfer complete Write EDMA_CINTR[CINT] = 12
21
EDMA_INTR[INT13] DMA Channel 13 transfer complete Write EDMA_CINTR[CINT] = 13
22
EDMA_INTR[INT14] DMA Channel 14 transfer complete Write EDMA_CINTR[CINT] = 14
23
EDMA_INTR[INT15] DMA Channel 15 transfer complete Write EDMA_CINTR[CINT] = 15
24
EDMA_ERR[ERR
n
] DMA Error Interrupt
Write EDMA_CERR[CERR] =
n
25
SCM
SCMIR[CWIC]
Core Watchdog Timeout
Write SCMISR[CWIC] = 1
26
UART0
UISR0 register
UART0 Interrupt Request
Automatically cleared
27
UART1
UISR1 register
UART1 Interrupt Request
Automatically cleared
28
UART2
UISR2 register
UART2 Interrupt Request
Automatically cleared
29
Not Used
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...