![Freescale Semiconductor MCF54455 Reference Manual Download Page 235](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541235.webp)
Universal Serial Bus Interface – On-The-Go Module
10-28
Freescale Semiconductor
10.3.4.8
Endpoint List Address Register (EPLISTADDR)
This register is not defined in the EHCI specification. For device mode, this register contains the address
of the endpoint list top in system memory. The memory structure referenced by this physical memory
pointer assumes to be 64-bytes. The queue head is actually a 48-byte structure, but must be aligned on
64-byte boundary. However, the EPBASE field has a granularity of 2 Kbytes; in practice, the queue head
should be 2-Kbyte aligned.
The host and device mode functions share this register. In device mode, it is the EPLISTADDR register;
in host mode, it is the ASYNCLISTADDR register. See
Section 10.3.4.7, “Current Asynchronous List
Address Register (ASYNCLISTADDR),”
for more information.
10.3.4.9
Host TT Asynchronous Buffer Control (TTCTRL)
Table 10-26. ASYNCLISTADDR Field Descriptions
Field
Description
31–5
ASYBASE
Link pointer low (LPL).
These bits correspond to memory address signal [31:5]. This field may only reference
a queue head (QH). Used only in host mode.
4–0
Reserved, must be cleared.
Address: 0xFC0B_0158 (EPLISTADDR)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
EPBASE
0
0
0
0
0
0
0
0
0
0
0
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-24. Endpoint List Address Register (EPLISTADDR)
Table 10-27. EPLISTADDR Field Descriptions
Field
Description
31–11
EPBASE
Endpoint list address. Correspond to memory address signals [31:11] References a list of up to 32 queue heads
(i.e. one queue head per endpoint and direction). Address of the top of the endpoint list.
10–0
Reserved, must be cleared.
Address: 0xFC0B_015C (TTCTRL)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
TTHA
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-25. Host TT Asynchronous Buffer Control (TTCTRL)
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...