![Freescale Semiconductor MCF54455 Reference Manual Download Page 234](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541234.webp)
Universal Serial Bus Interface – On-The-Go Module
Freescale Semiconductor
10-27
10.3.4.6
Device Address Register (DEVICEADDR)
This register is not defined in the EHCI specification. For device mode, the upper seven bits of this register
represent the device address. After any controller or USB reset, the device address is set to the default
address (0). The default address matches all incoming addresses. Software reprograms the address after
receiving a SET_ADDRESS descriptor.
The host and device mode functions share this register. In device mode, it is the DEVICEADDR register;
in host mode, it is the PERIODICLISTBASE register. See
Section 10.3.4.5, “Periodic Frame List Base
Address Register (PERIODICLISTBASE),”
for more information.
10.3.4.7
Current Asynchronous List Address Register (ASYNCLISTADDR)
The ASYNCLISTADDR register contains the address of the next asynchronous queue head to executed
by the host.
The host and device mode functions share this register. In host mode, it is the ASYNCLISTADDR register;
in device mode, it is the EPLISTADDR register. See
Section 10.3.4.8, “Endpoint List Address Register
for more information.
Table 10-24. PERIODICLISTBASE Field Descriptions
Field
Description
31–12
PERBASE
Base Address.
These bits correspond to memory address signal [31:12]. Used only in the host mode
11–0
Reserved, must be cleared.
Address: 0xFC0B_0154 (DEVICEADDR)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
USBADR
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-22. Device Address Register (DEVICEADDR)
Table 10-25. DEVICEADDR Field Descriptions
Field
Description
31–25
USBADR
Device Address. This field corresponds to the USB device address.
24–0
Reserved, must be cleared.
Address: 0xFC0B_0158 (ASYNCLISTADDR)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
ASYBASE
0
0
0
0
0
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-23. Current Asynchronous List Address Register (ASYNCLISTADDR)
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...