![Freescale Semiconductor MCF54455 Reference Manual Download Page 205](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541205.webp)
Power Management
9-14
Freescale Semiconductor
9.3.4.23
BDM
Entering halt (debug) mode via the BDM port (by asserting the external BKPT pin) causes the processor
to exit any low-power mode.
9.3.4.24
JTAG
The JTAG (Joint Test Action Group) controller logic is clocked using the TCLK input and not affected by
the system clock. The JTAG cannot generate an event to cause the processor to exit any low-power mode.
Toggling TCLK during any low-power mode increases the system current consumption.
9.3.5
Summary of Peripheral State During Low-power Modes
The functionality of each of the peripherals and CPU during the various low-power modes is summarized
in
. The status of each peripheral during a given mode refers to the condition the peripheral
automatically assumes when the STOP instruction is executed and the WCR[LPMD] field is set for the
particular low-power mode. Individual peripherals may be disabled by programming its dedicated control
bits. The wake-up capability field refers to the ability of an interrupt or reset by that peripheral to force the
CPU into run mode.
Table 9-9. CPU and Peripherals in Low-Power Modes
Module
Peripheral Status
1
/ Wake-up Procedure
Wait Mode
Doze Mode
Stop Mode
ColdFire Core
Stopped
N/A
Stopped
N/A
Stopped
N/A
SRAM
Stopped
N/A
Stopped
N/A
Stopped
N/A
Clock Module
Enabled
Interrupt
Enabled
Interrupt
Program
Interrupt
Power Management
Enabled
N/A
Enabled
N/A
Stopped
N/A
Chip Configuration Module
Enabled
N/A
Enabled
N/A
Stopped
N/A
Reset Controller
Enabled
Reset
Enabled
Reset
Stopped
Reset
System Control Module
Enabled
Reset
Enabled
Reset
Stopped
N/A
GPIO
Enabled
N/A
Enabled
N/A
Stopped
N/A
Interrupt controller
Enabled
Interrupt
Enabled
Interrupt
Stopped
Interrupt
Edge port
Enabled
Interrupt
Enabled
Interrupt
Stopped
Interrupt
eDMA Controller
Enabled
Yes
Enabled
Yes
Stopped
N/A
FlexBus Module
Enabled
N/A
Enabled
N/A
Stopped
N/A
SDRAM Controller
Enabled
N/A
Enabled
N/A
Stopped
N/A
Fast Ethernet Controller
Enabled
Interrupt
Enabled
Interrupt
Stopped
N/A
USB OTG
Enabled
Interrupt
Enabled
Interrupt
Stopped
N/A
PCI Controller and Arbiter
Enabled
Interrupt
Enabled
Interrupt
Stopped
N/A
ATA Controller
Enabled
Interrupt
Enabled
Interrupt
Stopped
N/A
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...