
Liquid Crystal Display Controller (LCDC)
22-42
Freescale Semiconductor
Figure 22-40. LCDC Interface Timing for Active Matrix Color Panels
22.4.10.2 Active Panel Interface Timing
shows the horizontal timing (timing of one line), including the horizontal sync pulse and the
data. The width of LCD_HSYNC and delays before and after LCD_HSYNC are programmable.
The timing signal parameters are defined as follows:
•
H_WIDTH defines the width of the LCD_HSYNC pulse and must be at least 1.
•
H_WAIT_2 defines the delay from the end of LCD_HSYNC to the beginning of the LCD_OE
pulse.
•
H_WAIT_1 defines the delay from end of LCD_OE to the beginning of the LCD_HSYNC pulse.
•
XMAX defines the (total) number of pixels per line.
LCD_D12
R1[0,0]
R1[0,1]
R1[0,2]
LCD_D11
R0[0,0]
R0[0,1]
R0[0,2]
LCD_D10
G5[0,0]
G5[0,1]
G5[0,2]
LCD_D9
G4[0,0]
G4[0,1]
G4[0,2]
LCD_LSCLK
1
2
3
m
m-1
239
240
LCD_HSYNC
LCD_VSYNC
LCD_HSYNC
LINE 1
LINE 2
LINE 3
LINE 4
LINE n
LINE 1
LCD_D8
G3[0,0]
G3[0,1]
G3[0,2]
LCD_D7
G2[0,0]
G2[0,1]
G2[0,2]
LCD_D6
G1[0,0]
G1[0,1]
G1[0,2]
LCD_D5
G0[0,0]
G0[0,1]
G0[0,2]
LCD_D4
B4[0,0]
B4[0,1]
B4[0,2]
LCD_OE
R1[0,m-1]
R0[0,m-1]
G5[0,m-1]
G4[0,m-1]
G3[0,m-1]
G2[0,m-1]
G1[0,m-1]
G0[0,m-1]
B4[0,m-1]
R1[0,m-2]
R0[0,m-2]
G5[0,m-2]
G4[0,m-2]
G3[0,m-2]
G2[0,m-2]
G1[0,m-2]
G0[0,m-2]
B4[0,m-2]
R1[0,239]
R1[0,238]
R0[0,239]
R0[0,238]
B4[0,239]
B4[0,238]
G0[0,239]
G0[0,238]
G1[0,239]
G1[0,238]
G2[0,239]
G2[0,238]
G3[0,239]
G3[0,238]
G4[0,239]
G4[0,238]
G5[0,239]
G5[0,238]
LCD_D15
R4[0,0]
R4[0,1]
R4[0,2]
LCD_D14
R3[0,0]
R3[0,1]
R3[0,2]
LCD_D13
R2[0,0]
R2[0,1]
R2[0,2]
R4[0,m-1]
R3[0,m-1]
R2[0,m-1]
R4[0,m-2]
R3[0,m-2]
R2[0,m-2]
R4[0,239]
R4[0,238]
R3[0,239]
R3[0,238]
R2[0,239]
R2[0,238]
LCD_D3
B3[0,0]
B3[0,1]
B3[0,2]
LCD_D2
B2[0,0]
B2[0,1]
B2[0,2]
LCD_D1
B1[0,0]
B1[0,1]
B1[0,2]
B0[0,0]
B0[0,1]
B0[0,2]
B3[0,m-1]
B2[0,m-1]
B1[0,m-1]
B0[0,m-1]
B3[0,m-2]
B2[0,m-2]
B1[0,m-2]
B0[0,m-2]
B0[0,239]
B0[0,238]
B1[0,239]
B1[0,238]
B2[0,239]
B2[0,238]
B3[0,239]
B3[0,238]
LCD_D0
MCF5329 Reference Manual, Rev 3
Summary of Contents for MCF5329
Page 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...