
Fast Ethernet Controller (FEC)
Freescale Semiconductor
19-7
19.4.1
MIB Block Counters Memory Map
) defines the locations in the MIB RAM space where
hardware-maintained counters reside. The counters are divided into two groups:
•
RMON counters include the Ethernet statistics counters defined in RFC 1757
•
A counter is included to count truncated frames since only frame lengths up to 2047 bytes are
supported
The transmit and receive RMON counters are independent, which ensures accurate network statistics when
operating in full duplex mode.
The included IEEE counters support the mandatory and recommended counter packages defined in
Section 5 of ANSI/IEEE Std. 802.3 (1998 edition). The FEC supports IEEE Basic Package objects, but
these do not require counters in the MIB block. In addition, some of the recommended package objects
supported do not require MIB counters. Counters for transmit and receive full duplex flow control frames
are also included.
0xFC03_00E4
Physical Address Low Register (PALR)
32
R/W
Undefined
0xFC03_00E8
Physical Address High Register (PAUR)
32
R/W
See Section
0xFC03_00EC
Opcode/Pause Duration (OPD)
32
R/W
See Section
0xFC03_0118
Descriptor Individual Upper Address Register (IAUR)
32
R/W
Undefined
0xFC03_011C
Descriptor Individual Lower Address Register (IALR)
32
R/W
Undefined
0xFC03_0120
Descriptor Group Upper Address Register (GAUR)
32
R/W
Undefined
0xFC03_0124
Descriptor Group Lower Address Register (GALR)
32
R/W
Undefined
0xFC03_0144
Transmit FIFO Watermark (TFWR)
32
R/W
0x0000_0000
0xFC03_014C
FIFO Receive Bound Register (FRBR)
32
R
0x0000_0600
0xFC03_0150
FIFO Receive FIFO Start Register (FRSR)
32
R
0x0000_0500
0xFC03_0180
Pointer to Receive Descriptor Ring (ERDSR)
32
R/W
Undefined
0xFC03_0184
Pointer to Transmit Descriptor Ring (ETDSR)
32
R/W
Undefined
0xFC03_0188
Maximum Receive Buffer Size (EMRBR)
32
R/W
Undefined
Table 19-4. MIB Counters Memory Map
Address
Register
0xFC03_0200
Count of frames not counted correctly (RMON_T_DROP)
0xFC03_0204
RMON Tx packet count (RMON_T_PACKETS)
0xFC03_0208
RMON Tx broadcast packets (RMON_T_BC_PKT)
0xFC03_020C
RMON Tx multicast packets (RMON_T_MC_PKT)
Table 19-3. FEC Register Memory Map (continued)
Address
Register
Width
(bits)
Access
Reset Value
Section/Page
MCF5329 Reference Manual, Rev 3
Summary of Contents for MCF5329
Page 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...