Programmable Interrupt Timers (PIT0–PIT1)
MCF52277 Reference Manual, Rev. 1
27-2
Freescale Semiconductor
NOTE
The low-power interrupt control register (LPICR) in the system control
module specifies the interrupt level at or above which the device can be
brought out of a low-power mode.
In wait mode, the PIT module continues to operate as in run mode and can be configured to exit the
low-power mode by generating an interrupt request. In doze mode with the PCSR
n
[DOZE] bit set, PIT
module operation stops. In doze mode with the PCSR
n
[DOZE] bit cleared, doze mode does not affect PIT
operation. When doze mode is exited, PIT continues operating in the state it was in prior to doze mode. In
stop mode, the internal bus clock is absent and PIT module operation stops.
In debug mode with the PCSR
n
[DBG] bit set, PIT module operation stops. In debug mode with the
PCSR
n
[DBG] bit cleared, debug mode does not affect PIT operation. When debug mode is exited, the PIT
continues to operate in its pre-debug mode state, but any updates made in debug mode remain.
27.2
Memory Map/Register Definition
This section contains a memory map (see
) and describes the register structure for PIT0–PIT1.
NOTE
Longword accesses to any of the programmable interrupt timer registers
results in a bus error. Only byte and word accesses are allowed.
Table 27-1. PIT Module Operation in Low-power Modes
Low-power Mode
PIT Operation
Mode Exit
Wait
Normal
N/A
Doze
Normal if PCSR
n
[DOZE] cleared,
stopped otherwise
Any interrupt at or above level in LPICR, exit doze
mode if PCSR
n
[DOZE] is set. Otherwise
interrupt assertion has no effect.
Stop
Stopped
No
Debug
Normal if PCSR
n
[DBG] cleared,
stopped otherwise
No. Any interrupt is serviced upon normal exit
from debug mode
Table 27-2. Programmable Interrupt Timer Modules Memory Map
Address
Register
Width
(bits)
Access
1
Reset Value
Section/Page
PIT 0
PIT 1
Supervisor Access Only Registers
2
0xFC08_0000
0xFC08_4000
PIT Control and Status Register (PCSR
n
)
16
R/W
0x0000
0xFC08_0002
0xFC08_4002
PIT Modulus Register (PMR
n
)
16
R/W
0xFFFF
Summary of Contents for MCF52277
Page 22: ...MCF52277 Reference Manual Rev 1 Freescale Semiconductor xxii...
Page 32: ...MCF52277 Reference Manual Rev 0 xxxii Freescale Semiconductor...
Page 60: ...Signal Descriptions MCF52277 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Page 128: ...Static RAM SRAM MCF52277 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Page 140: ...Clock Module MCF52277 Reference Manual Rev 1 7 12 Freescale Semiconductor...
Page 172: ...Chip Configuration Module CCM MCF52277 Reference Manual Rev 1 9 16 Freescale Semiconductor...
Page 180: ...Serial Boot Facility SBF MCF52277 Reference Manual Rev 1 10 8 Freescale Semiconductor...
Page 188: ...Reset Controller Module MCF52277 Reference Manual Rev 1 11 8 Freescale Semiconductor...
Page 210: ...Crossbar Switch XBS MCF52277 Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 542: ...FlexCAN MCF52277 Reference Manual Rev 1 23 32 Freescale Semiconductor...
Page 724: ...UART Modules MCF52277 Reference Manual Rev 1 30 34 Freescale Semiconductor...
Page 740: ...I2 C Interface MCF52277 Reference Manual Rev 1 31 16 Freescale Semiconductor...
Page 790: ...Debug Module MCF52277 Reference Manual Rev 1 32 50 Freescale Semiconductor...