![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 127](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602127.webp)
Chapter 3 Memory Mapping Control (S12ZMMCV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
127
3.4.2
Illegal Accesses
The S12ZMMC module monitors all memory traffic for illegal accesses. See
for a complete list
of all illegal accesses.
Illegal accesses are reported in several ways:
•
All illegal accesses performed by the S12ZCPU trigger machine exceptions.
•
All illegal accesses performed through the S12ZBDC interface, are captured in the ILLACC bit of
the BDCCSRL register.
Table 3-9. Illegal memory accesses
S12ZCPU
S12ZBDC
ADCs and PTU
Register
space
Read access
ok
ok
illegal access
Write access
ok
ok
illegal access
Code execution
illegal access
RAM
Read access
ok
ok
ok
Write access
ok
ok
ok
Code execution
ok
EEPROM
Read access
ok
(1)
1. Unsupported NVM accesses during NVM command execution (“collisions”), are treated as illegal accesses.
Write access
illegal access
illegal access
illegal access
Code execution
Reserved
Space
Read access
ok
ok
illegal access
Write access
only permitted in SS mode
ok
illegal access
Code execution
illegal access
Reserved
Read-only
Space
Read access
ok
ok
illegal access
Write access
illegal access
illegal access
illegal access
Code execution
illegal access
NVM IFR
Read access
illegal access
Write access
illegal access
illegal access
illegal access
Code execution
illegal access
Program NVM
Read access
Write access
illegal access
illegal access
illegal access
Code execution
Unmapped
Space
Read access
illegal access
illegal access
illegal access
Write access
illegal access
illegal access
illegal access
Code execution
illegal access