B-47
Seiko Epson Corporation
S1C31D50 TECHNICAL MANUAL
(Rev. 1.00)
0x0020 0690
–
0x0020 06a8
Quad Synchronous Serial Interface (QSPI) Ch.0
Address
Register name
Bit
Bit name
Initial
Reset R/W
Remarks
0x0020
0690
QSPI_0MOD
(QSPI Ch.0 Mode
Register)
15
–
12
CHDL[3:0]
0x7
H0
R/W
–
11
–
8
CHLN[3:0]
0x7
H0
R/W
7
–
6
TMOD[1:0]
0x0
H0
R/W
5
PUEN
0
H0
R/W
4
NOCLKDIV
0
H0
R/W
3
LSBFST
0
H0
R/W
2
CPHA
0
H0
R/W
1
CPOL
0
H0
R/W
0
MST
0
H0
R/W
0x0020
0692
QSPI_0CTL
(QSPI Ch.0 Control
Register)
15
–
8
–
0x00
–
R
–
7
–
4
–
0x0
–
R
3
DIR
0
H0
R/W
2
MSTSSO
1
H0
R/W
1
SFTRST
0
H0
R/W
0
MODEN
0
H0
R/W
0x0020
0694
QSPI_0TXD
(QSPI Ch.0
Transmit Data
Register)
15
–
0
TXD[15:0]
0x0000
H0
R/W
–
0x0020
0696
QSPI_0RXD
(QSPI Ch.0
Receive Data
Register)
15
–
0
RXD[15:0]
0x0000
H0
R
–
0x0020
0698
QSPI_0INTF
(QSPI Ch.0
Interrupt Flag
Register)
15
–
8
–
0x00
–
R
–
7
BSY
0
H0
R
6
MMABSY
0
H0
R
5
–
4
–
0x0
–
R
3
OEIF
0
H0/S0 R/W Cleared by
writing 1.
2
TENDIF
0
H0/S0 R/W
1
RBFIF
0
H0/S0
R
Cleared by
reading the
QSPI_0RXD
register.
0
TBEIF
1
H0/S0
R
Cleared by
writing to the
QSPI_0TXD
register.
0x0020
069a
QSPI_0INTE
(QSPI Ch.0
Interrupt Enable
Register)
15
–
8
–
0x00
–
R
–
7
–
4
–
0x0
–
R
3
OEIE
0
H0
R/W
2
TENDIE
0
H0
R/W
1
RBFIE
0
H0
R/W
0
TBEIE
0
H0
R/W
0x0020
069c
QSPI_0TBEDMAEN
(QSPI Ch.0
Transmit Buffer
Empty DMA
Request Enable
Register)
15
–
8
–
0x00
–
R
–
7
–
4
–
0x0
–
R
3
–
0
TBEDMAEN[3:0]
0x0
H0
R/W
Summary of Contents for S1C31D50
Page 461: ...25 1 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 25 Package TQFP12 48PIN ...
Page 462: ...25 2 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP13 64PIN ...
Page 463: ...25 3 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 TQFP14 80PIN ...
Page 464: ...25 4 Seiko Epson Corporation S1C31D50 TECHNICAL MANUAL Rev 1 00 QFP15 100PIN ...