
29 September 1997 – Subject To Change
Clocks, Cache, and External Interface
4–9
Clocks
Figure 4–5 shows the 21164PC driving the system clock on a uniprocessor system.
Figure 4–5 21164PC Uniprocessor Clock
4.2.3 Delayed System Clock
The system clock sys_clk_out1_h is the source clock for the delayed system clock
sys_clk_out2_h. These clock signals provide flexible timing for system use. The
delay unit, from 0 to 7 CPU CLK cycles, is obtained from the three interrupt signals:
mch_hlt_irq_h, pwr_fail_irq_h, and sys_mch_chk_irq_h at power-up, as listed in
Table 4–3. The output of this programmable divider is symmetric if the divisor is
High
Low
Low
High
9
High
Low
High
Low
10
High
Low
High
High
11
High
High
Low
Low
12
High
High
Low
High
13
High
High
High
Low
14
High
High
High
High
15
Table 4–2 System Clock Divisor
(Sheet 2 of 2)
irq_h<3>
irq_h<2>
irq_h<1>
irq_h<0>
Ratio
HLO004B
21164PC
sys_clk_out
Memory
ASIC
Bus
ASIC