![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 96](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508096.webp)
4–8
Clocks, Cache, and External Interface
29 September 1997 – Subject To Change
Clocks
Figure 4–4 Clock Signals and Functions
4.2.2 System Clock
The CPU clock is the source clock used to generate the system clock
sys_clk_out1_h. The system clock divider controls the frequency of
sys_clk_out1_h. The divisor, 4 to 15, is obtained from the four interrupt lines
irq_h<3:0> at power-up as listed in Table 4–2. The system clock frequency is deter-
mined by dividing the ratio into the CPU clock frequency. Refer to Section 7.2 for
information on sysclk behavior during reset. The value is also latched into the
SYS_CLK_RATIO<3:0> field of the CBOX_STATUS IPR (bits <7:4>) for read-
only purposes.
Table 4–2 System Clock Divisor
(Sheet 1 of 2)
irq_h<3>
irq_h<2>
irq_h<1>
irq_h<0>
Ratio
Low
High
Low
Low
4
Low
High
Low
High
5
Low
High
High
Low
6
Low
High
High
High
7
High
Low
Low
Low
8
MK5502B
CPU Clock
Divider
System Clock
Divider
System Clock
Delay
(0 through 7)
(/4 through /15)
(/1 or /4)
21164PC
sys_clk_out2_h
osc_clk_in_h, l
clk_mode_h<1:0>
irq_h<3:0>
mch_hlt_irq_h
pwr_fail_irq_h
sys_mch_chk_irq_h
sys_reset_l
dc_ok_h
cpu_clk_out_h
sys_clk_out1_h
Symmetrator