![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 70](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508070.webp)
2–40
Internal Architecture
29 September 1997 – Subject To Change
Floating-Point Control Register
2.9 Floating-Point Control Register
Figure 2–3 shows the format of the floating-point control register (FPCR) and
Table 2–10 describes the fields.
Figure 2–3 Floating-Point Control Register (FPCR) Format
Table 2–10 Floating-Point Control Register Bit Descriptions
(Sheet 1 of 2)
Name
Extent
Description (Meaning When Set)
SUM
<63>
Summary bit. Records bitwise OR of FPCR exception bits. Equal to
FPCR<57 | 56 | 55 | 54 | 53 | 52>
INED
<62>
Inexact disable. Suppress INE trap and place correct IEEE nontrap-
ping result in the destination register if the 21164PC is capable of
producing correct IEEE nontrapping result.
UNFD
<61>
Underflow disable. Subset support: Suppress UNF trap if UNDZ is
also set and the /S qualifier is set on the instruction.
UNDZ
<60>
Underflow to zero. When set together with UNFD, on underflow,
the hardware places a true zero (all 64 bits zero) in the destination
register rather than the denormal number specified by the IEEE stan-
dard.
31
00
63
32
55
56
57
58
59
60
61
62
INVD
DZED
INV
DZE
OVF
UNF
INE
IOV
DYN_RM
UNDZ
UNFD
RAZ/IGN
OVFD
50
51
52
53
54
48
49
INED
SUM
RAZ/IGN
LJ-05358.AI4