![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 277](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508277.webp)
29 September 1997 – Subject To Change
Electrical Data
9–21
Power Supply Considerations
Table 9–16 lists the clock test modes.
9.4.6 IEEE 1149.1 (JTAG) Performance
Table 9–17 lists the standard mandated performance specifications for the
IEEE 1149.1 circuits.
9.5 Power Supply Considerations
For correct operation of the 21164PC, all of the Vss pins must be connected to
ground, all of the Vdd pins must be connected to a 3.3-V ±5% power source, and all
of the Vddi pins must be connected to a 2.5-V ±0.1 V power source. This source
voltage should be guaranteed (even under transient conditions) at the 21164PC pins,
and not just at the PCB edge.
Table 9–16 Clock Test Modes
clk_mode_h
Mode
<1>
<0>
Notes
Normal (1×) clock mode
0
0
Normal (1×) clock mode
0
1
Symmetrator is enabled.
Clock reset
1
0
Clock reset
1
1
Symmetrator is enabled.
Table 9–17 IEEE 1149.1 Circuit Performance Specifications
Item
Specification
trst_l is asynchronous. Minimum pulse width.
4 ns
trst_l setup time for deassertion before a transition on tck_h.
4 ns
Maximum acceptable tck_h clock frequency.
16.6 MHz
tdi_h/tms_h setup time (referenced to tck_h rising edge).
4 ns
tdi_h/tms_h hold time (referenced to tck_h rising edge).
4 ns
Maximum propagation delay at pin tdo_h (referenced to tck_h falling
edge).
14 ns
Maximum propagation delay at system output pins (referenced to tck_h
falling edge).
20 ns