29 September 1997 – Subject To Change
Electrical Data
9–13
AC Characteristics
9.4.2.2 sys_clk-Based Systems
All timing is specified relative to the rising edge of the internal CPU clock.
Table 9–8 shows 21164PC system clock sys_clk_out1_h output timing. Setup and
hold times are specified independent of the relative capacitive loading of
sys_clk_out1_h,l, addr_h<39:4>, data_h<127:0>, and cmd_h<3:0> signals.
1
The value 0.2 ns accounts for onchip driver and clock skew.
2
For all system write transactions initiated by the 21164PC, data is driven Tcycle (= 1 cpu_clk) after the
sys_clk_out1_h pin. For all private write transactions, data is driven coincident with Tcycle (= 0 cpu_clk) the
driving of index_h<21:4>.
Table 9–8 21164PC System Clock Output Timing (sysclk=T
ø
)
Signal
Specification
Value
Name
sys_clk_out1_h
Output delay
Tdd
Tsysd
sys_clk_out1_h
Minimum output delay Tmdd
Tsysdm
data_bus_ req_h, data_h<127:0>,
addr_h<39:4>
Input setup
1.1 ns
Tdsu
data_bus_ req_h, data_h<127:0>,
addr_h<39:4>
Input hold
0 ns
Tdh
addr_h<39:4>
Output delay
Tdd + 0.2 ns
1
Taod
addr_h<39:4>
Output hold time
Tmdd
Taoh
data_h<127:0>
Output delay
Tdd [+ Tcycle]
2
+ 0.2 ns
Tdod
data_h<127:0>
Output hold time
Tmdd [+ Tcycle]
Tdoh
addr_bus_req_h
Input setup
3.4 ns
Tabrsu
addr_bus_req_h
Input hold
−
1.0 ns
Tabrh
dack_h
Input setup
3.2 ns
Tntacksu
cack_h
Input setup
3.4 ns
Tntcacksu
cack, dack
Input hold
−
1.0 ns
Tntackh