![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 264](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508264.webp)
9–8
Electrical Data
29 September 1997 – Subject To Change
AC Characteristics
9.3.3 AC Coupling
Using series coupling (blocking) capacitors renders the 21164PC clock input pins
insensitive to the oscillator’s dc level. When connected this way, oscillators with any
dc offset relative to Vss can be used provided they can drive a signal into the
osc_clk_in_h,l pins with a peak-to-peak level of at least 600 mV, but no greater than
3.0 V peak-to-peak.
The value of the coupling capacitor is not overly critical. However, it should be suf-
ficiently low impedance at the clock frequency so that the oscillator’s output signal
(when measured at the osc_clk_in_h,l pins) is not attenuated below the 600-mV,
peak-to-peak lower limit. For sine waves or oscillators producing nearly sinusoidal
(pseudo square wave) outputs, 220 pF is recommended at 433 MHz. A high-quality
dielectric such as NPO is required to avoid dielectric losses.
Table 9–4 shows the input clock specification.
9.4 AC Characteristics
This section describes the ac timing specifications for the 21164PC.
9.4.1 Test Configuration
All input timing is specified relative to the crossing of standard TTL input levels of
0.8 V and 2.0 V. Output timing is to the nominal CMOS switch point of Vdd/2 (see
Figure 9–3).
1
Minimum clock frequency = 50.0 MHz; Maximum clock frequency = 533 MHz = 1/Tcycle
Table 9–4 Input Clock Specification
Signal Parameter
Nominal Bin
1
Unit
osc_clk_in_h,l symmetry
50 ± 10
%
osc_clk_in_h,l minimum voltage
0.6
V (peak-to-peak)
osc_clk_in_h,l Z input
50
Ω