![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 246](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508246.webp)
7–12
Initialization and Configuration
29 September 1997 – Subject To Change
Timeout Reset
7.9 Timeout Reset
The instruction fetch/decode unit and branch unit (IDU) contains a timer that times
out when a very long period of time passes with no instruction completing. When
this timeout occurs, an internal reset event occurs. This clears sufficient internal state
to allow the CPU to begin executing again. Registers, IPRs (except as noted in
Table 7–2), and caches are not affected. Dispatch to the PALcode MCHK trap entry
point occurs immediately.
MCSR
Cleared
Cleared on chip reset but not on timeout reset.
DC_MODE
Cleared
Cleared on chip reset but not on timeout reset.
MAF_MODE
Cleared
Cleared on chip reset. MAF_MODE<05>
cleared on timeout reset.
DC_FLUSH
UNDEFINED PALcode must write this register to clear
Dcache valid bits.
ALT_MODE
UNDEFINED
CC
UNDEFINED CC is disabled on chip reset.
CC_CTL
UNDEFINED
DC_TEST_CTL
<15> cleared
Cleared on chip reset but not on timeout reset.
DC_TEST_TAG
UNDEFINED
DC_TEST_TAG_TEMP UNDEFINED
CBU Registers
CBOX_CONFIG
See Section 5.3.1 for power-up state.
CBOX_CONFIG2
See Section 5.3.4 for power-up state.
CBOX_ADDR
See Section 5.3.2 for power-up state.
CBOX_STATUS
See Section 5.3.3 for power-up state.
Table 7–2 Internal Processor Register Reset State
(Sheet 3 of 3)
IPR
Reset State
Comments