![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 177](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508177.webp)
29 September 1997 – Subject To Change
Internal Processor Registers
5–29
Instruction Fetch/Decode Unit and Branch Unit (IDU) IPRs
Table 5–12 shows the PMCTR counter select options.
Table 5–12 PMCTR Counter Select Options
(Sheet 1 of 2)
Counter0
SEL0<0>
Counter1
SEL1<3:0>
Counter2
SEL2<3:0>
0:Cycles
0x0: nonissue cycles
Valid instruction in S3 but none issued.
0x0: long(>15 cycle) stalls
0x1: split-issue cycles
Some, but not all, instructions at S3 issued.
0x1: reserved
0x2: pipe-dry cycles
No valid instruction at S3.
0x3: replay trap
A replay trap occurred.
0x4: single-issue cycles
Exactly one instruction issued.
0x5: dual-issue cycles
Exactly two instructions issued.
0x6: triple-issue cycles
Exactly three instructions issued.
0x7: quad-issue cycles
Exactly four instructions issued.
1:Instructions 0x8: jsr-ret if sel2=PC-M
Instruction issued if sel2 is PC-M.
0x2: PC-mispredicts
0x8: cond-branch if sel2=BR-M
Instruction issued if sel2 is BR-M
0x3: BR-mispredicts
0x8: all flow-change instructions if sel2=!
(PC-M or BR-M)
0x9: IntOps issued
0x4: Icache/RFB misses
0xA: FPOps issued
0x5: ITB misses
0xB: loads issued
0x6: Dcache LD misses
0xC: stores issued
0x7: DTB misses
0xD: Icache issued
0x8: LDs merged in MAF
0xE: Dcache accesses
0x9: LDU replay traps
0xA:WB/MAF full replay traps