![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 170](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508170.webp)
5–22
Internal Processor Registers
29 September 1997 – Subject To Change
Instruction Fetch/Decode Unit and Branch Unit (IDU) IPRs
5.1.23 Hardware Interrupt Clear (HWINT_CLR) Register (115)
HWINT_CLR is a write-only register used to clear edge-sensitive hardware interrupt
requests. Figure 5–22 and Table 5–7 describe the HWINT_CLR register format.
Figure 5–22 Hardware Interrupt Clear (HWINT_CLR) Register
Table 5–7 Hardware Interrupt Clear Register Fields
Name
Extent
Type
Description
PC0C
<27>
W1C
Clears performance counter 0 interrupt requests.
PC1C
<28>
W1C
Clears performance counter 1 interrupt requests.
PC2C
<29>
W1C
Clears performance counter 2 interrupt requests.
CRDC
<32>
W1C
Clears correctable read data interrupt requests.
SLC
<33>
W1C
Clears serial line interrupt requests.
30
00
26
27
28
29
31
32
33
34
63
LJ-03495.AI4
PC0C
PC1C
SLC
CRDC
PC2C
IGN
IGN
IGN