
29 September 1997 – Subject To Change
Internal Processor Registers
5–9
Instruction Fetch/Decode Unit and Branch Unit (IDU) IPRs
5.1.8 Formatted Faulting Virtual Address (IFAULT_VA_FORM)
Register (112)
IFAULT_VA_FORM is a read-only register containing the formatted faulting virtual
address on an ITBMISS/IACCVIO (except on IACCVIOs generated by sign-check
errors). The formatted faulting address generated depends on whether NT superpage
mapping is enabled through ICSR bit SPE<0>. Figure 5–6 shows the
IFAULT_VA_FORM register format in non-NT mode.
Figure 5–6 Formatted Faulting Virtual Address (IFAULT_VA_FORM) Register
(NT_Mode=0)
Figure 5–7 shows the IFAULT_VA_FORM register format in NT mode.
Figure 5–7 Formatted Faulting Virtual Address (IFAULT_VA_FORM) Register
(NT_Mode=1)
00
02
03
31
RAZ
32
33
63
LJ-03479.AI4
VPTB<63:33>
VA<42:13>
VA<42:13>
30
00
02
03
21
22
29
31
RAZ
32
63
LJ-03480.AI4
VPTB<63:30>
VA<31:13>
RAZ
VPTB<63:30>