
55
55
DVD-2200
W986416DH
(MA: IC104)
W986416DH (MA: IC103)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
25
24
23
22
V
CC
V
CC
Q
DQ0
V
SS
Q
DQ2
V
SS
Q
DQ6
V
CC
Q
DQ4
BS0
BS1
A10/AP
A0
DQ1
DQ5
V
CC
LDQM
Vcc
WE
CAS
RAS
CS
DQ7
DQ3
26
27
A1
A2
V
SS
VssQ
DQ15
V
CC
Q
DQ13
V
CC
Q
DQ9
V
SS
Q
DQ11
A9
A8
A7
A6
A5
DQ14
DQ10
V
SS
NC
UDQM
CLK
CKE
NC
A11
DQ8
DQ12
A4
Vss
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
30
31
32
33
29
28
A3
1, 14, 27
V
CC
Power (+3.3V)
Power for input buffers and logic circuit inside DRAM.
2, 4, 5, 7, 8, 10,
11, 13, 42, 44,
DQ0-DQ15
Data Input/Output
Multiplexed pins for data output and input.
45, 47, 48, 50,
51, 53
3, 9, 43, 49
V
CC
Q
Power (+3.3V) for I/O buffer Separated power from VCC, to improve DQ noise immunity.
6, 12, 46, 52
V
SS
Q
Ground for I/O buffer
Separated ground from VSS, to improve DQ noise immunity.
16
WE
Write Enable
Referred to RAS.
17
CAS
Column Address Strobe
Referred to RAS.
18
RAS
Row Address Strobe
Command input. When sampled at the rising edge of the clock RAS, CAS
and WE define the operation to be executed.
19
CS
Chip Select
Disable or enable the command decoder. When command decoder is
disabled, new command is ignored and previous operation continues.
20, 21
BS0, BS1
Bank Select
Select bank to activate during row address latch time, or bank to read/write
during address latch time.
23~26, 22
Multiplexed pins for row and column address. Row address: A0-A11.
29~35
A0-A11
Address
Column address: A0-A7. A10 is sampled during a precharge command to
determine if all banks are to be precharged or bank selected by BS0, BS1.
28, 41, 54
V
SS
Ground
Ground for input buffers and logic circuit inside DRAM.
36, 40
NC
No Connection
No Connection
37
CKE
Clock Enable
CKE controls the clock activation and deactivation. When CKE is low,
Power Down mode, Suspend mode, or Self Refresh mode is entered.
38
CLK
Clock Inputs
System clock used to sample inputs on the rising edge of clock.
The output buffer is placed at Hi-Z (with latency of 2) when DQM is sampled
39, 15
UDQM, LDQM Input/Output mask
high in read cycle. In write cycle, sampling DQM high will block the write
operation with zero latency.
Description
Function
Pin No.
Pin Name
W986416DH Terminal Function
Summary of Contents for DVD-2200
Page 29: ...29 29 DVD 2200 BLOCK DIAGRAM...
Page 41: ...41 41 DVD 2200 CXD2753R MA IC401 Pin Assignment Blocks...
Page 46: ...46 46 DVD 2200 M32102S6FP MA IC102...
Page 48: ...48 48 DVD 2200 M66005AFP AU IC101...
Page 70: ...70 70 DVD 2200 GU 3570 MAIN UNIT COMPONENT SIDE...
Page 71: ...71 71 DVD 2200 FOIL SIDE...
Page 72: ...72 72 DVD 2200 GU 3571 AUDIO POWER DISPLAY UNIT COMPONENT SIDE...
Page 73: ...73 73 DVD 2200 FOIL SIDE...
Page 74: ...74 74 DVD 2200 GU 3572 VIDEO UNIT COMPONENT SIDE FOIL SIDE...
Page 75: ...75 75 DVD 2200 GU 3343 SCART P W B UNIT Europe model only COMPONENT SIDE FOIL SIDE...
Page 130: ...130 DVD 2200 A V1 V2 V3 V4 V8 V7 V6 V5 C D E GU 3571 2 POWER P W B GU 3572 VIDEO P W B...