DW1000 User Manual
© Decawave Ltd 2017
Version 2.12
Page 193 of 242
ID
Length
(octets)
Type
Mnemonic
Description
0x35
register files 0x30 through 0x35 are reserved for future use. Please take care not to write to
these registers as doing so may cause the DW1000 to malfunction.
7.2.50 Register file: 0x36
– Power Management and System Control
ID
Length
(octets)
Type
Mnemonic
Description
0x36
-
-
PMSC
Power Management System Control Block
register file 0x36 is a control block for DW1000 power management and system control.
An overview of these is given by Table 53. Each of these sub-registers is separately described in the sub-
sections below.
Table 53: Register file: 0x36 – Power Management and System Control overview
OFFSET in Register
0x36
Mnemonic
Description
PMSC Control Register 0
PMSC Control Register 1
0x08
PMSC_RES1
PMSC reserved area 1
PMSC Snooze Time Register
0x10
PMSC_RES2
PMSC reserved area 2
0x26
PMSC fine grain TX sequencing control
PMSC LED Control Register
7.2.50.1
Sub-Register 0x36:00
– PMSC_CTRL0
ID
Length
(octets)
Type
Mnemonic
Description
36:00
4
RW
PMSC_CTRL0
PMSC Control Register 0
Register file: 0x36 – Power Management and System Control
, sub-register 0x00 is a 32-bit control register
relating to enabling clocking to various digital blocks within the DW1000. This register also has a field
allowing a software applied reset to be applied to the IC. The PMSC_CTRL0 register contains the following
sub-fields: