
DW1000 User Manual
© Decawave Ltd 2017
Version 2.12
Page 186 of 242
REG:2F:04 – EVC_PHE – PHR Error Counter
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
- - - -
EVC_PHE
- - - -
0
The fields of the EVC_PHE register are described below:
Field
Description of fields within Sub-Register 0x2F:04 – PHR Error Counter
EVC_PHE
reg:2F:04
bits:11–0
PHR Error Event Counter. The EVC_PHE field is a 12-bit counter of PHY Header Errors. This
counts the reporting of RXPHE error events in
Register file: 0x0F – System Event Status
NB: For this counter to be active, counting needs to be enabled by the setting the EVC_EN bit
in
Sub-Register 0x2F:00 – Event Counter Control
-
bits:15–12
The remaining bits of this register are reserved.
7.2.48.3
Sub-Register 0x2F:06
– RSD Error Counter
ID
Length
(octets)
Type
Mnemonic
Description
2F:06
2
RO
EVC_RSE
RSD Error Event Counter
Register file: 0x2F – Digital Diagnostics Interface
, sub-register 0x06 is the RSD Error event counter.
REG:2F:06 – EVC_RSE – RSD Error Counter
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
- - - -
EVC_RSE
- - - -
0
The fields of the EVC_RSE register are described below:
Field
Description of fields within Sub-Register 0x2F:06 – RSD Error Counter
EVC_RSE
reg:2F:06
bits:11–0
Reed Solomon decoder (Frame Sync Loss) Error Event Counter. The EVC_RSE field is a 12-bit
counter of the non-correctable error events that can occur during Reed Solomon decoding.
This counts the reporting of RXRFSL error events in
Register file: 0x0F – System Event Status
NB: For this counter to be active, counting needs to be enabled by the setting the EVC_EN bit
in
Sub-Register 0x2F:00 – Event Counter Control
-
bits:15–12
The remaining bits of this register are reserved.
7.2.48.4
Sub-Register 0x2F:08
– FCS Good Counter
ID
Length
(octets)
Type
Mnemonic
Description
2F:08
2
RO
EVC_FCG
Frame Check Sequence Good Event Counter