DW1000 User Manual
© Decawave Ltd 2017
Version 2.12
Page 163 of 242
7.2.44.1
Sub-Register 0x2B:00
– FS_RES1
ID
Length
(octets)
Type
Mnemonic
Description
2B:00
7
RW
FS_RES1
Frequency synthesiser – Reserved area 1
Register file: 0x2B – Frequency synthesiser control block
, sub-register 0x00 is a reserved register. Please take
care not to write to this area as doing so may cause the DW1000 to malfunction.
7.2.44.2
Sub-Register 0x2B:07
– FS_PLLCFG
ID
Length
(octets)
Type
Mnemonic
Description
2B:07
4
RW
FS_PLLCFG
Frequency synthesiser – PLL configuration
Register file: 0x2B – Frequency synthesiser control block
, sub-register 0x07 is the PLL configuration register.
The value here needs to be set depending on the channel being used, (i.e. depending on the RX_CHAN and
TX_CHAN configuration in
Register file: 0x1F – Channel Control
). The values required are given in Table 43.
Please take care not to write other values to this register as doing so may cause the DW1000 to malfunction.
Table 43: Sub-Register 0x2B:07 – FS_PLLCFG values
Operating Channel
32-bit value to program to
Sub-Register 0x2B:07 – FS_PLLCFG
1
0x09000407
2,4
0x08400508
3
0x08401009
5, 7
0x0800041D
7.2.44.3
Sub-Register 0x2B:0B
– FS_PLLTUNE
ID
Length
(octets)
Type
Mnemonic
Description
2B:0B
1
RW
FS_PLLTUNE
Frequency synthesiser – PLL Tuning
Register file: 0x2B – Frequency synthesiser control block
, sub-register 0x0B is a PLL tuning register. The value
here needs to be set depending on the channel being used, (i.e. depending on the RX_CHAN and TX_CHAN
configuration in
Register file: 0x1F – Channel Control
). The values required are given in Table 44. Please
take care not to write other values to this register as doing so may cause the DW1000 to malfunction.